The College of New Jersey Fall 2015

Instructor: Hibbert Duncan.
Email: hduncan@tcnj.edu

Office Hours: By appointment

#### **COURSE DESCRIPTION:**

Analysis and design of digital systems including Boolean algebra, combinational and sequential circuit design, programmable logic devices, HDL, CMOS logic circuits and computer basics.

## **REQUIRED TEXT**

Digital Design, 5<sup>th</sup> Edition, by M. Morris Mano and Michael Ciletti.

Publisher: PEARSON Prentice Hall, 2013.

ISBN-13: 978-0-13-277420-8 ISBN-10: 0-13-277420-8

CLASS SCHEDULE: August 22nd to December 18th, 2015

Armstrong Hall 128 TF 7:30 AM-9:20 AM

## **COREQUISITE:**

Computer Science I for Science and Engineering (CSC 215) or permission of the instructor

## **READING ASSIGNMENTS AND HOMEWORK**

Reading the chapter prior to its introduction in class will facilitate your understanding of the material minimally by bringing important concepts to your attention, and allowing you to start formulating questions to be addressed in class. Students are encouraged and <u>expected</u> to complete reading assignments prior to attending each class. Assigned homework problems are also an integral part of the course, when assigned, is expected to be completed by the next scheduled Friday class.

## **Course Objectives:\***

Objective 1: To understand number system representations, binary codes, binary arithmetic and

Boolean algebra, its axioms and theorems, and its relevance to digital logic design. [a, e]

Objective 2: To understand and apply the representations, design methodologies, and computer-aided

design tools for combinational and sequential circuits. [c, e, k]

Objective 3: To introduce the student to digital systems design using State Machine design, CMOS

Logic and a hardware description language like VHDL or Verilog. [c, e, k]

Objective 4: To expose students to laboratory safety, group interaction, and technical writing. [b, d, g]

## **Topics Covered:**

- 1. Design and Analysis
- 2. Binary Systems and Logic Circuits

The College of New Jersey Fall 2015

- 3. Boolean Algebra and Mapping Methods
- 4. Logic Function Realization with MSI Circuits
- 5. Flip-Flops, Counters, and Registers
- 6. State Machines
- 7. Synchronous State Machine Design
- 8. Interfacing and Design of Synchronous Systems
- 9. Analog-to-Digital and Digital-to-Analog Converters
- 10. Digital Hardware
- 11. First concepts in VHDL or Verilog
- 12 CMOS Logic Circuits

# **Educational Objectives**

(What TCNJ ECE engineers should be able to accomplish during the first few years after graduation)

The Department of Electrical and Computer Engineering at the College of New Jersey seeks to prepare its graduates:

- To contribute to the economic development of New Jersey and the nation through the ethical practice of engineering;
- To become successful in their chosen career path, whether it is in the practice of engineering, in advanced studies in engineering or science, or in other complementary disciplines;
- To assume leadership roles in industry or public service through engineering ability;
- To maintain career skills through life-long learning and be on the way towards achieving professional licensure.

## **Electrical and Computer Engineering Program Outcomes**

(What TCNJ Electrical and Computer Engineering students are expected to know and be able to do at graduation. What knowledge, abilities, tools and skills the programs give the graduates to enable them to accomplish the Educational Objectives)

The Program Outcomes listed below are expected of all graduates of the Electrical or Computer Engineering Program.

## **ECE** graduates will have:

- a. an ability to apply knowledge of mathematics, science and engineering; Students use binary math and Boolean algebra in homework problems, projects, and exams.
- b. an ability to design and conduct experiments, as well as to analyze and interpret data;
  - Students perform projects that involve experimental hardware setups.
- c. an ability to design a system, component, or process to meet desired needs; Students perform projects that involve design.
- d. an ability to function in multidisciplinary teams;

The College of New Jersey Fall 2015

Students do projects in teams that can involve EE, CoE, ME, and BME majors.

- e. an ability to identify, formulate and solve engineering problems; Students perform projects that involve the solution of engineering problems.
- f. an understanding of professional and ethical responsibility;
- g. an ability to communicate effectively; Students write three Project Reports.
- h. the broad education necessary to understand the impact of engineering solutions in a global and societal context;
- i. a recognition of the need for and an ability to engage in life-long learning;
- j. a knowledge of contemporary issues;
- k. an ability to use the techniques, skills and modern engineering tools necessary for engineering practice;

Students use the Xilinx ISE design tools, ModelSim, FPGAs, and CPLDs.

## **Tentative Class Schedules**

| Date   | Topic/Activity                              | Reading  |
|--------|---------------------------------------------|----------|
| Week 1 | Digital Systems and Concepts                | Chapter1 |
|        | Number Systems                              | 1.1-1.6  |
|        | Number Operations                           |          |
|        | Project and Design: Orientation             |          |
|        |                                             | Chapter  |
| Week 2 | Digital Systems and Concepts                | 1        |
|        |                                             | 1.7-1.9  |
|        | Binary Codes, Storage and Registers         |          |
|        | Project and Design: Orientation             |          |
| Week 3 | Boolean Algebra and Logic Gates             | Chapter2 |
|        | Axiomatic Definition of Boolean Algebra     | 2.1-2.4  |
|        | Theorems and Properties of Boolean Algebra  |          |
|        | Project and Design: HDL Basics              |          |
| Week 4 | Boolean Algebra and Logic Gates             | Chapter2 |
|        | Boolean Functions and Standard Forms        | 2.5-2.9  |
|        | Digital Logic Gates and Integrated Circuits |          |
|        | Project and Design: HDL Basics              |          |
| Week 5 | Gate-Level Minimization                     | Chapter3 |
|        | Algebraic Manipulation                      | 3.1-3.4  |
|        | Karnaugh Maps                               |          |
|        | Project and Design: Introduction to Xilinx  |          |
| Week 6 | Gate-Level Minimization                     | Chapter3 |
|        | MID-Semester Exam I                         | 3.5-     |
|        | Don't- Care Conditions                      |          |
|        | Project and Design: Introduction to Xilinx  |          |

ENG312-01 Digital Circuits and Microprocessors
The College of New Jersey
Fall 2015

| Week 7   | Gate-Level Minimization                     | Chapter3     |
|----------|---------------------------------------------|--------------|
|          | Nand and Nor Implementation                 | 3.6-3.8      |
|          | Exclusive-OR Function                       |              |
|          | Project and Design: Introduction to Xilinx  |              |
| Week 8   | Combinatorial Logic                         | Chapter4     |
|          | Combinational Circuits                      | 4.1-4.3      |
|          | Analysis Procedure                          |              |
|          | Project and Design: Combinational Logic     |              |
|          | Design                                      |              |
| Week 9   | Combinatorial Logic                         | Chapter4     |
|          | Design and Implementation                   | 4.4-4.8      |
|          | Combinational Logic Functions               |              |
|          | Project and Design: Combinational Logic     |              |
|          | Design                                      |              |
|          |                                             | Chapter      |
| Week 10  | Combinatorial Logic                         | 4            |
|          | Functions of Combinational Logic            | 4.9-4.11     |
|          | Project and Design: Combinational Logic     |              |
|          | Design                                      |              |
|          |                                             | Chapter      |
| Week 11  | Synchronous Sequential Logic                | 5            |
|          | Sequential Circuits                         | 5.1-5.4      |
|          | Latches and Flip-Flops                      |              |
|          | Project and Design: Sequential Logic Design |              |
|          |                                             | Chapter      |
| Week 12  | Synchronous Sequential Logic                | 5            |
|          | Analysis of Clocked Sequential Circuits     | 5.5-5.6      |
|          | MID-Semester Exam II                        |              |
|          | Project and Design: Sequential Logic Design |              |
|          |                                             | Chapter      |
| Week 13  | Registers and Counters                      | 6            |
|          | Registers                                   | 6.1-6.3      |
|          | Ripple Counters                             |              |
|          | Project and Design: Sequential Logic Design | Chautan      |
| Wash 14  | Parietava and Country                       | Chapter      |
| Week 14  | Registers and Counters                      | 6            |
|          | Synchronous Counters                        | 6.4-6.5      |
|          | Project and Design: Sequential Logic Design | Chantar      |
| Week 15  | Register Transfer                           | Chapter<br>8 |
| AACCK TO | Register Transfer Register Transfer Level   | 8.1-8.2      |
|          | _                                           |              |
|          | Algorithmic State Machines                  | 8.4-8.5      |

The College of New Jersey Fall 2015

**Project and Design: Presentations** 

Week 16

Revision Class Final Examination

#### **ACADEMIC INTEGRITY**

The College's Academic Integrity Policy will be strictly enforced.

TCNJ's academic integrity policy: http://www.tcnj.edu/~academic/policy/integrity.html

#### ATTENDANCE POLICY

Attendance is essential. Students are expected to be present for all classes. Students who miss a class are expected to contact a fellow student to obtain notes from the missed class.

TCNJ's attendance policy: <a href="http://www.tcnj.edu/~recreg/policies/attendance.html">http://www.tcnj.edu/~recreg/policies/attendance.html</a>.

#### **GRADING:**

| 3 or 4 Quizzes (based on home work) | 15% |
|-------------------------------------|-----|
| 2 – Mid Semester Exams              | 35% |
| Lab/Design Projects                 | 20% |
| Final Exam                          | 30% |

#### **GRADING SCALE**

| Α  | (94% - 100%) | С  | (73% - 75%) |
|----|--------------|----|-------------|
| A- | (90% - 93%)  | C- | (70% - 72%) |
| B+ | (86% - 89%)  | D+ | (66% - 69%) |
| В  | (83% - 85%)  | D  | (60% - 65%) |
| B- | (80% - 82%)  | F  | (<60%)      |
| C+ | (76% - 79%)  |    |             |

## Americans with Disabilities Act (ADA) Policy

Any student who has a documented disability and is in need of academic accommodations should notify the professor of this course and contact the Office of Differing Abilities Services (609-771-2571). Accommodations are individualized and in accordance with Section 504 of the Rehabilitation Act of 1973 and the Americans with Disabilities Act of 1992.

TCNJ's Americans with Disabilities Act (ADA) policy: http://www.tcnj.edu/~affirm/ada.html

.